Hardent
  • About Us
    • History
    • Mission
    • Team
    • Partners & Memberships
    • Customer Stories
  • Applications
    • Video
    • Automotive
    • Aerospace & Defense
    • Industrial
    • Telecommunications
  • News
    • Press Releases
    • Blog
    • Events
  • Careers
  • Contact
  • LinkedIn
  • Twitter
Hardent now part of Rambus
  • IP Products
    • Why Choose Hardent IP Products?
    • VESA DSC IP Cores
    • VDC-M IP Cores
    • DisplayPort 1.4 IP Subsystem
    • HDMI 2.1 IP Cores
    • ECC/Reed-Solomon FEC IP Cores
    • Mathematically Lossless Video Compression IP Cores
Back to
News from Hardent

Hardent HDL Design Experts Offer New SystemVerilog Training Course

September 29, 2010

Using Hardent’s vast electronic design experience, its HDL experts introduce a SystemVerilog training course as an upgrade path from standard HDL languages. 

Hardent Electronic Design Services is pleased to announce the availability of a new SystemVerilog training course. This training course will allow HDL designers to open new horizons for complex hardware development, utilizing the SystemVerilog hardware language.

“One of the primary problems facing system HDL designers today is that while standard HDL languages, such as VHDL and Verilog, are adequate for RTL descriptions, they do not have a robust enough syntax for efficiently describing systems at a higher level of abstraction,” said Simon Robin, CEO and founder of Hardent. “Other HDL design languages also lack the advanced verification structures that are needed with today’s more complex systems.” SystemVerilog allows HDL designers to simplify flow and increase efficiency with its advanced verification capabilities. It represents a major evolution to the established IEEE 1364TM Verilog language by enhancing productivity in the design of IP-based, bus-intensive, large gate-count chips. Developed originally by Accelera, SystemVerilog is now supported by over 70 EDA and IP solutions, and has been adopted by hundreds of semiconductor design companies.

Hardent’s specialized SystemVerilog training course will enable HDL designers to use the most current HDL design methodology, building on the basic knowledge that the HDL designers already have. Hardent designed this two day SystemVerilog tutorial course to include not only detailed SystemVerilog syntax, but also instructive labs that incorporate Hardent’s experience on how SystemVerilog fits into the HDL design cycle. “Our SystemVerilog course is defined by the vast experience of our instructors,” said Robin. “The only way to ensure HDL designers are getting the highest level of quality is to work with experts that use SystemVerilog on a daily basis.” Xilinx customers may be able to use their training credits to sign for this new course, subject for Xilinx pre-approval. Please visit Hardent’s website for more information on the SystemVerilog training course.

About Hardent:

Hardent is a highly experienced training house and the exclusive Xilinx Authorized Training Provider for Canada, New England and Southeastern United States. Besides its System Verilog training course, Hardent also offers FPGA courses, digital signal processing (DSP) design training, embedded software course training, and a range of other courses targeted to HDL design experts. Consult the Hardent website for more on the Hardent training schedule.

Hardent also provides Electronic Design Services, serving as an extension of companies’ electronic design and engineering departments to achieve faster time-to-market and high electronic innovation. With unique capabilities to rapidly understand companies’ requirements, Hardent’s problem-solving skills and cutting-edge design expertise produce creative electronic solutions. The company offers transparent communication, high project visibility and never-ending support. For further information about electronic design services, visit the Hardent web site.

Latest News
Contact Us
Rambus Completes Acquisition of Hardent
Strengthens CXL Memory Interconnect Initiative and accelerates roadmap of data center solutions
More
Rambus to Acquire Hardent, Accelerating Roadmap for Next-Generation Data Center Solutions
Augments world-class engineering team with deep SoC digital design expertise for Rambus CXL Memory Interconnect Initiative
More
Frame Buffer Compression IP Subsystem for TCON IC Manufacturers Launched by Hardent
Proven IP subsystem enables TCON IC manufacturers to leverage new Embedded DisplayPort low power features and significantly reduce frame buffer area using VESA DSC.
More
Upcoming Sessions
Contact Hardent
Alain Legault
Vice President IP Products
Linked-in
HardentMontreal
450 rue Saint-Pierre, suite 300
Montreal
,
QC
H2Y 2M9
Canada
T +1 (514) 284-5252
F +1 (514) 284-5052
Tick to hear more from Hardent by email. This includes our newsletter, details about offers, new courses, and events. You can opt out at any time. For further information, please refer to our privacy policy.

Time to market was one of our first considerations in choosing Hardent to design a PCI communication bridge. They grasped the project requirements in a matter of days. Their impressive expertise and responsiveness made the development process very smooth, as if they were working right down the hall.

Nicolas Gonthier
Hardware Design Manager
Verint Systems Canada Inc.
More testimonials
Hardent © 2002-2023.
All rights reserved.
  • Privacy Policy