Hardent DSC Encoder IP For Xilinx FPGAs

Key Features

- VESA Display Stream Compression (DSC) 1.2a compliant
- Supports all DSC 1.2a mandatory and optional encoding mechanisms
- Backward compatible to DSC v1.1
- Configurable maximum display resolution up to 8K (FUHD)
- 8, 10, 12 bits per video component
- YCbCr and RGB video output format
- 4:4:4, 4:2:2, and 4:2:0 native coding
- 1 pixel / clock internal processing architecture in 4:4:4
- 2 pixels / clock internal processing architecture in 4:2:2 and 4:2:0
- Parameterizable number of parallel slice encoder instances (1, 2, 4, 8) to adapt to the capability of the technology and target display resolutions used
- Support for Xilinx® 7 Series, UltraScale™, and UltraScale+™ FPGAs
- AXI-S interfaces for easy integration in the IP Vivado® integrator
- AXI-Lite interface for register access
- Compliant solution for DisplayPort 1.4™ or HDMI 2.1
  - Compatibility for slices per line requirements when using a frame buffer
- Supports flexible usage models and design architecture

Deliverables

- IP for Xilinx Vivado Design Suite containing DSC Encoder core in netlist format, AXI-S Interface, and AXI-Lite Registers modules in RTL
- IP specification
- Comprehensive integration guide
- Technical support and maintenance updates
- Integration or design services available on request

Hardent’s IP portfolio offers customers ready-made solutions to accelerate product development and meet demanding time-to-market schedules. Developed by a team of experienced FPGA and ASIC designers, Hardent’s IP cores have undergone extensive verification and offer proven interoperability and compatibility.

For additional information contact:
info@hardent.com
+1-514-284-5252
www.hardent.com
Copyright © 2020 Hardent Inc.